# 深圳市金逸晨电子有限公司 ShenZhen GoldenMorning Electronic CO.,LTD

# PRODUCT SPECIFICATION FOR OLED MODULE

**Revision:** V1.0

Model No: GME128

GME12864-49 GME12864-52 GME12864-50 GME12864-53 GME12864-51 GME12864-54

| APPROVED | SIGNATURE |  |
|----------|-----------|--|
|          |           |  |
|          |           |  |
|          |           |  |

- □ Approved Product Specification only
- Approved Product Specification and Samples

| Prepared By | Checked By | Approved By |
|-------------|------------|-------------|
|             |            |             |

# **GENERAL SPECIFICATION**

# MODULE NO.:

### **CUSTOMER P/N:**

| VERSION NO. | CHANGE DESCRIPTION | DATE       |
|-------------|--------------------|------------|
| 1.0         | ORIGINALVERSION    | 2020/04/22 |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |
|             |                    |            |

# **CONTENTS**

| 1. FUNCTIONS & FEATURES2                                          |
|-------------------------------------------------------------------|
| 2. MECHANICAL SPECIFICATIONS ———————————————————————————————————— |
| 3. EXTERNAL DIMENSIONS ( unit: mm) 3                              |
| 4. BLOCK DIAGRAM 4                                                |
| 5. PIN ASSIGNMENT4                                                |
| 6. ABSOLUTE MAXIMUM RATINGS 5                                     |
| 7. ELECTRICAL CHARACTERISTICS5                                    |
| 8. COMMANDS8                                                      |
| 9. FUNCTIONAL SPECIFICATION12                                     |
| 10. MODULE ACCEPT QUALITY LEVEL (AQL)14                           |
| 11. RELIABILITY TEST15                                            |
| 12. OUALITY DESCRIPTION & APPLICTION NOTE15                       |

### 1. FUNCTIONS & FEATURES

### • LCD TYPE:

| MODULE MODEL | LCD TYPE                  | REMARK |
|--------------|---------------------------|--------|
| 2864KLWEG01  | 0.96" OLED Passive Matrix |        |

Driving Scheme : 1/64 Duty,
Viewing direction : 6 O'clock
Drive IC : SSD1315

 $\begin{array}{ll} \bullet & \text{Power Supply Voltage} & : 3.0 \text{V} \\ \bullet & \text{V}_{\text{CC}} & : 12.0 \text{V} \\ \bullet & \text{Interface} & : \text{IIC} \end{array}$ 

RoHS Compliant

### 2. MECHANICAL SPECIFICATIONS

● Module Size : 24.7(L)X27(W)X11.3Max(T)mm

Viewing Area
 Active Area
 Dot Pitch
 Dot Size
 22.74(L) x 11.86 (W) mm
 21.74 (L) x 10.86 (W) mm
 0.154 (W) x 0.154 (H) mm
 0.17(W) x 0.17(H) mm

## 3. EXTERNAL DIMENSIONS (⊕ unit: mm)



### 4. BLOCK DIAGRAM



### **5. PIN ASSIGNMENT**

| PIN | SYMBOL | Descriptions            |  |  |  |  |  |  |
|-----|--------|-------------------------|--|--|--|--|--|--|
| 1   | GND    | Ground of Logic Circuit |  |  |  |  |  |  |
| 2   | VDD    | Power Supply for Logic  |  |  |  |  |  |  |
| 3   | SCK    | Serial clock input.     |  |  |  |  |  |  |
| 4   | SDA    | Serial data input.      |  |  |  |  |  |  |

### 6. ABSOLUTE MAXIMUM RATINGS

| Parameter                  | Symbol                                  | Min    | Max | Unit | Notes |
|----------------------------|-----------------------------------------|--------|-----|------|-------|
| Supply Voltage for Logic   | V <sub>DD</sub>                         | -0.3   | 4   | V    | 1, 2  |
| Supply Voltage for Display | V <sub>cc</sub>                         | 0      | 16  | V    | 1, 2  |
| Supply Voltage for DC/DC   | V <sub>BAT</sub>                        | -0.3   | 5   | V    | 1, 2  |
| Operating Temperature      | T <sub>OP</sub>                         | -40    | 85  | °C   |       |
| Storage Temperature        | T <sub>STG</sub>                        | -40    | 85  | °C   | 3     |
| Life Time (120 cd/m²)      |                                         | 10,000 | -   | hour | 4     |
| Life Time (80 cd/m²)       | *************************************** | 30,000 | -   | hour | 4     |
| Life Time (60 cd/m²)       |                                         | 50,000 | -   | hour | 4     |

Note 1: All the above voltages are on the basis of " $V_{SS} = 0V$ ".

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 3. "Optics & Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

Note 3: The defined temperature ranges do not include the polarizer. The maximum withstood temperature of the polarizer should be 80°C.

Note 4:  $V_{CC}$  = 12.0V,  $T_a$  = 25°C, 50% Checkerboard.

Software configuration follows Section 4.4 Initialization.

End of lifetime is specified as 50% of initial brightness reached. The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions.

### 7. ELECTRICAL CHARACTERISTICS

### 7.1. Optics Characteristics

| Characteristics                                             | Symbol          | Conditions  | Min          | Тур          | Max          | Unit   |
|-------------------------------------------------------------|-----------------|-------------|--------------|--------------|--------------|--------|
| Brightness<br>(V <sub>cc</sub> Supplied Externally)         | $L_{br}$        | Note 5      | 80           | 100          | -            | cd/m²  |
| Brightness<br>(V <sub>CC</sub> Generated by Internal DC/DC) | L <sub>br</sub> | Note 6      | 50           | 60           | -            | cd/m²  |
| C.I.E. (Blue)                                               | (x)<br>(y)      | C.I.E. 1931 | 0.10<br>0.20 | 0.14<br>0.24 | 0.18<br>0.28 |        |
| C.I.E. (Yellow)                                             | (x)<br>(y)      | C.I.E. 1931 | 0.43<br>0.45 | 0.47<br>0.49 | 0.51<br>0.53 |        |
| Dark Room Contrast                                          | CR              |             | -            | 2000:1       | -            |        |
| Viewing Angle                                               |                 |             | -            | Free         | -            | degree |

<sup>\*</sup> Optical measurement taken at  $V_{DD}$  = 2.8V,  $V_{CC}$  = 12V & 7.25V. Software configuration follows Section 4.4 Initialization.

### 7.2. DC CHARACTERISTICS

| Characteristics                                                                | Symbol                 | Conditions                         | Min                 | Тур  | Max                 | Unit |
|--------------------------------------------------------------------------------|------------------------|------------------------------------|---------------------|------|---------------------|------|
| Supply Voltage for Logic                                                       | $V_{DD}$               |                                    | 1.65                | 2.8  | 3.3                 | V    |
| Supply Voltage for Display<br>(Supplied Externally)                            | Vcc                    | Note 5<br>(Internal DC/DC Disable) | 11.5                | 12.0 | 12.5                | v    |
| Supply Voltage for DC/DC                                                       | $V_{zar}$              | Internal DC/DC Enable              | 3.5                 | -    | 4.2                 | ν    |
| Supply Voltage for Display<br>(Generated by Internal DC/DC)                    | Vcc                    | Note 6<br>(Internal DC/DC Enable)  | 7.0                 | -    | 7.5                 | ν    |
| High Level Input                                                               | $V_{\text{IH}}$        | I <sub>OUT</sub> = 100μA, 3.3MHz   | 0.8×V <sub>DD</sub> | -    | $V_{DD}$            | v    |
| Low Level Input                                                                | $V_{\text{IL}}$        | I <sub>OUT</sub> = 100μA, 3.3MHz   | 0                   | -    | 0.2×V <sub>DD</sub> | v    |
| High Level Output                                                              | $V_{\text{OH}}$        | I <sub>OUT</sub> = 100μA, 3.3MHz   | 0.9×V <sub>DD</sub> | -    | V <sub>DD</sub>     | v    |
| Low Level Output                                                               | V <sub>OL</sub>        | I <sub>OUT</sub> = 100μA, 3.3MHz   | 0                   | -    | 0.1×V <sub>DD</sub> | v    |
| Operating Current for V <sub>DD</sub>                                          | $I_{DD}$               |                                    | -                   | 180  | 300                 | μΑ   |
| Operating Current for V <sub>CC</sub><br>(V <sub>CC</sub> Supplied Externally) | $I_{CC}$               | Note 7                             | -                   | 12.3 | 16                  | mA   |
| Operating Current for $V_{MI}$<br>( $V_{CC}$ Generated by Internal DC/DC)      | $I_{	extit{DAT}}$      | Note 8                             | -                   | 21   | 28.0                | mΑ   |
| Sleep Mode Current for V <sub>DD</sub>                                         | I <sub>DD, SLEEP</sub> |                                    | -                   | 1    | 5                   | μΑ   |
| Sleep Mode Current for V <sub>CC</sub>                                         | I <sub>CC, SLEEP</sub> |                                    | -                   | 2    | 10                  | μΑ   |

Note 5 & 6: Brightness (L<sub>br</sub>) and Supply Voltage for Display (V<sub>CC</sub>) are subject to the change of the panel characteristics and the customer's request.

Note 7:  $V_{DD} = 2.8V$ ,  $V_{CC} = 12V$ , 100% Display Area Turn on. Note 8:  $V_{DD} = 2.8V$ ,  $V_{CC} = 7.25V$ , 100% Display Area Turn on.

<sup>\*</sup> Software configuration follows Section 4.4 Initialization.

### 7.3.AC CHARACTERISTICS

### 1 I<sup>2</sup>C Interface Timing Characteristics:

| Symbol              | Description                                                                  | Min | Max | Unit |
|---------------------|------------------------------------------------------------------------------|-----|-----|------|
| t <sub>cycle</sub>  | Clock Cycle Time                                                             | 2.5 | -   | μs   |
| t <sub>HSTART</sub> | Start Condition Hold Time                                                    | 0.6 | -   | μs   |
|                     | Data Hold Time (for "SDA <sub>OUT</sub> " Pin)                               | 0   |     |      |
| t <sub>HD</sub>     | Data Hold Time (for "SDA <sub>IN</sub> " Pin)                                | 300 | _   | ns   |
| t <sub>SD</sub>     | Data Setup Time                                                              | 100 | -   | ns   |
| t <sub>SSTART</sub> | Start Condition Setup Time<br>(Only relevant for a repeated Start condition) | 0.6 | -   | μs   |
| t <sub>SSTOP</sub>  | Stop Condition Setup Time                                                    | 0.6 | -   | μs   |
| t <sub>R</sub>      | Rise Time for Data and Clock Pin                                             |     | 300 | ns   |
| t <sub>F</sub>      | Fall Time for Data and Clock Pin                                             |     | 300 | ns   |
| t <sub>IDLE</sub>   | Idle Time before a New Transmission can Start                                | 1.3 | -   | μs   |

<sup>\* (</sup>V<sub>DD</sub> - V<sub>SS</sub> = 1.65V to 3.3V, T<sub>a</sub> = 25°C)



| unc                  | lamental                                                            | Com                                                   | mane                                  | l Tal                                 | ole                                   |                                       |                                       |                                       |                                                       |                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|---------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /C#                  | Hex                                                                 | <b>D7</b>                                             | D6                                    | <b>D</b> 5                            | D4                                    | D3                                    | D2                                    |                                       | D0                                                    | Command                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0                    | 00~0F                                                               | 0                                                     | 0                                     | 0                                     | 0                                     | X <sub>3</sub>                        | $X_2$                                 | X <sub>1</sub>                        | $X_0$                                                 | Set Lower Column<br>Start Address for<br>Page Addressing<br>Mode                                                    | Set the lower nibble of the column start address register for Page Addressing Mode using X[3:0] a data bits. The initial display line register is reset to 0000b after RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | Note (1) This command is only for page addressing mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0                    | 10~17                                                               | 0                                                     | 0                                     | 0                                     | 1                                     | 0                                     | X <sub>2</sub>                        | X <sub>1</sub>                        | X <sub>0</sub>                                        | Set Higher<br>Column Start<br>Address for Page<br>Addressing Mode                                                   | Set the higher nibble of the column start address register for Page Addressing Mode using X[2:0] a data bits. The initial display line register is reset to 0000b after RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | Note (1) This command is only for page addressing mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0                    | 20<br>A[1:0]                                                        | 0                                                     | 0 0                                   | 1 0                                   | 0 0                                   | 0 0                                   | 0 0                                   | 0<br>A <sub>1</sub>                   | 0<br>A <sub>0</sub>                                   | Set Memory<br>Addressing Mode                                                                                       | A[1:0] = 00b, Horizontal Addressing Mode<br>A[1:0] = 01b, Vertical Addressing Mode<br>A[1:0] = 10b, Page Addressing Mode (RESET)<br>A[1:0] = 11b, Invalid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0<br>0<br>0          | 21<br>A[6:0]<br>B[6:0]                                              | 0 *                                                   | 0<br>A <sub>6</sub><br>B <sub>6</sub> | 1<br>A <sub>5</sub><br>B <sub>5</sub> | 0<br>A <sub>4</sub><br>B <sub>4</sub> | 0<br>A <sub>3</sub><br>B <sub>3</sub> | 0<br>A <sub>2</sub><br>B <sub>2</sub> | 0<br>A <sub>1</sub><br>B <sub>1</sub> | 1<br>A <sub>0</sub><br>B <sub>0</sub>                 | Set Column<br>Address                                                                                               | Setup column start and end address<br>A[6:0] : Column start address, range : 0-127d,<br>(RESET=0d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | B[6:0]: Column end address, range : 0-127d,<br>(RESET =127d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | Note  (1) This command is only for horizontal or vertical addressing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0<br>0<br>0          | 22<br>A[2:0]<br>B[2:0]                                              | 0<br>0<br>0                                           | 0<br>0<br>0                           | 1<br>0<br>0                           | 0<br>0<br>0                           | 0<br>0<br>0                           | 0<br>A <sub>2</sub><br>B <sub>2</sub> | 1<br>A <sub>1</sub><br>B <sub>1</sub> | 0<br>A <sub>0</sub><br>B <sub>0</sub>                 | Set Page Address                                                                                                    | Setup page start and end address<br>A[2:0]: Page start Address, range: 0-7d,<br>(RESET = 0d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | B[2:0] : Page end Address, range : 0-7d,<br>(RESET = 7d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                      |                                                                     |                                                       |                                       |                                       |                                       |                                       |                                       |                                       |                                                       |                                                                                                                     | <b>Note</b> (1) This command is only for horizontal or vertical addressing mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| _                    |                                                                     | -                                                     | 1                                     | 37                                    | 37                                    | $X_3$                                 | $X_2$                                 | 37                                    | v                                                     | Set Display Start                                                                                                   | Set display RAM display start line register from 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0                    | 40~7F                                                               | 0                                                     | 1                                     | X <sub>5</sub>                        | $X_4$                                 | Λ3                                    | A2                                    | X <sub>1</sub>                        | $X_0$                                                 | Line                                                                                                                | 63 using X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> . Display start line register is reset to 000000b during RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| une                  | damental                                                            | Com                                                   | man                                   | d Tal                                 | ble                                   |                                       |                                       |                                       |                                                       | Line                                                                                                                | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| une                  |                                                                     |                                                       | man                                   |                                       | ble                                   | D3<br>0<br>A <sub>3</sub>             | D2<br>0<br>A <sub>2</sub>             | D1                                    | <b>D0</b> 1 A <sub>0</sub>                            |                                                                                                                     | 63 using X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> . Display start line register is reset to 000000b during RESET.  Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| une<br>0/ <b>C</b> 3 | damental<br>#Hex<br>81                                              | Com D7 1                                              | <b>man D6</b> 0                       | d Tal                                 | <b>D4</b>                             | <b>D3</b>                             | <b>D2</b>                             | <b>D1</b>                             | <b>D0</b>                                             | Command Set Contrast                                                                                                | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contras steps. Contrast increases as the value increases.  (RESET = 7Fh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0<br>0               | damental<br># <b>Hex</b><br>81<br>A[7:0]                            | Com   D7   1   A <sub>7</sub>                         | <b>man D6</b> 0 A <sub>6</sub>        | d Tal D5 0 A <sub>5</sub>             | 0<br>A <sub>4</sub>                   | D3<br>0<br>A <sub>3</sub>             | D2<br>0<br>A <sub>2</sub>             | <b>D1</b> 0 A <sub>1</sub>            | 1<br>A <sub>0</sub>                                   | Command Set Contrast Control Set Segment Re-                                                                        | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh A0h, X[0]=0b: column address 0 is mapped to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0<br>0               | damental<br># <b>Hex</b><br>81<br>A[7:0]                            | Com   D7   1   A <sub>7</sub>                         | <b>man D6</b> 0 A <sub>6</sub>        | d Tal D5 0 A <sub>5</sub>             | 0<br>A <sub>4</sub>                   | D3<br>0<br>A <sub>3</sub>             | D2<br>0<br>A <sub>2</sub>             | <b>D1</b> 0 A <sub>1</sub>            | 1<br>A <sub>0</sub>                                   | Command Set Contrast Control Set Segment Re- map                                                                    | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.   Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0<br>0<br>0          | damental<br>#Hex<br>81<br>A[7:0]                                    | Com   D7   1   A7   1                                 | Mana                                  | d Tal D5 0 A <sub>5</sub>             | 0<br>A <sub>4</sub>                   | <b>D3</b> 0 A <sub>3</sub>            | 0<br>A <sub>2</sub>                   | <b>D1</b> 0 A <sub>1</sub>            | D0<br>1<br>A <sub>0</sub>                             | Command Set Contrast Control Set Segment Re- map                                                                    | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0<br>0<br>0          | damental<br>#Hex<br>81<br>A[7:0]                                    | Com   D7   1   A7   1                                 | Mana                                  | d Tal D5 0 A <sub>5</sub>             | 0<br>A <sub>4</sub>                   | <b>D3</b> 0 A <sub>3</sub>            | 0<br>A <sub>2</sub>                   | <b>D1</b> 0 A <sub>1</sub>            | D0<br>1<br>A <sub>0</sub>                             | Command Set Contrast Control Set Segment Re- map                                                                    | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X <sub>0</sub> =1b: Entire display ON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0<br>0<br>0          | damental<br>#Hex<br>81<br>A[7:0]<br>A0/A1                           | D7                                                    | 0<br>A <sub>6</sub>                   | d Tal  D5  0  A <sub>5</sub>          | 0 A4                                  | 0<br>A <sub>3</sub>                   | 0<br>A <sub>2</sub>                   | 0<br>A <sub>1</sub>                   | <b>D0</b>                                             | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse                              | 63 using X5 XA3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X <sub>0</sub> =1b: Entire display ON Output ignores RAM content  A6h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0                    | damental<br> #Hex   81   81   A[7:0]   A0/A1   A4/A5   A6/A7        | Com   D7   1   A7   1   1   1   1   1   1   1   1   1 | 0<br>0<br>0                           | d Tal  D5  0  As                      | 0 0 0 0                               | 0<br>A <sub>3</sub>                   | 0<br>A <sub>2</sub><br>0<br>1         | 0 A <sub>1</sub>                      | D0                                                    | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse Display  Set Multiplex       | 63 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X[0]=0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X0=1b: Entire display ON Output ignores RAM content  A6h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel 1 in RAM: ON in display panel  A7h, X[0]=1b: Inverse display 0 in RAM: ON in display panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0<br>0<br>0          | damental<br> #Hex   81<br>  A[7:0]<br>  A0/A1<br>  A4/A5<br>  A6/A7 | Com                                                   | 0 0                                   | d Tal D5 0 A <sub>5</sub>             | 0<br>A <sub>4</sub>                   | 0<br>A <sub>3</sub>                   | 0<br>A <sub>2</sub>                   | 0 0 0                                 | D0                                                    | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse Display                      | 63 using X5 XA/3/X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET) A1h, X[0]=1b: column address 127 is mapped to SEG0 A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET) Output follows RAM content A5h, X <sub>0</sub> =1b: Entire display ON Output ignores RAM content A6h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel 1 in RAM: ON in display panel 1 in RAM: ON in display panel 1 in RAM: OFF in display panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0                    | damental<br> #Hex   81   81   A[7:0]   A0/A1   A4/A5   A6/A7        | Com   D7   1   A7   1   1   1   1   1   1   1   1   1 | 0<br>0<br>0                           | d Tal  D5  0  As                      | 0 0 0 0                               | 0<br>A <sub>3</sub>                   | 0<br>A <sub>2</sub><br>0<br>1         | 0 A <sub>1</sub>                      | D0                                                    | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse Display  Set Multiplex       | Description  Description  Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh)  A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET)  Output follows RAM content  A5h, X <sub>0</sub> =1b: Entire display ON  Output ignores RAM content  A6h, X[0]=0b: Normal display (RESET)  0 in RAM: OFF in display panel  1 in RAM: ON in display panel  A7h, X[0]=1b: Inverse display  0 in RAM: OFF in display panel  1 in RAM: OFF in display panel  Set MUX ratio to N+1 MUX  N=A[5:0]: from 16MUX to 64MUX, RESET = 111111b (i.e. 63d, 64MUX)  A[5:0] from 0 to 14 are invalid entry  Select external or internal I <sub>REF</sub> : A[4] = '0': Select external I <sub>REF</sub> : (RESET)                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0<br>0<br>0          | A6/A7  A8 A17:0]                                                    | Com<br>  D7<br>  1<br>  A7<br>  1                     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | d Tal  DS  0  As  1                   | 0 0 0 0 0 A4                          | 0 A <sub>3</sub> 0 O                  | 0<br>A <sub>2</sub><br>0<br>0<br>1    | 0 A1 0 A1 0 A1                        | No   X <sub>0</sub>   X <sub>0</sub>   X <sub>0</sub> | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse Display  Set Multiplex Ratio | G3 using X5 X4X3X2X1X0. Display start line register is reset to 000000b during RESET.  Description Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X[0]=0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X0=1b: Entire display ON Output ignores RAM content  A6h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel 1 in RAM: ON in display panel 2 in RAM: ON in display panel 3 in RAM: OFF in display panel 3 in RAM: OFF in display panel 4 in RAM: OFF in display panel 5 in RAM: OFF in display panel 6 in RAM: OFF in display panel 7 in RAM: OFF in display panel 8 in RAM: OFF in display panel 9 in RAM: OFF in display panel 1 in RAM: OFF in display panel |
| 0<br>0<br>0          | A6/A7  A8 A17:0]                                                    | Com<br>  D7<br>  1<br>  A7<br>  1                     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | d Tal  DS  0  As  1                   | 0 0 0 0 0 A4                          | 0 A <sub>3</sub> 0 O                  | 0<br>A <sub>2</sub><br>0<br>0<br>1    | 0 A1 0 A1 0 A1                        | No   X <sub>0</sub>   X <sub>0</sub>   X <sub>0</sub> | Command Set Contrast Control  Set Segment Remap  Entire Display ON  Set Normal/Inverse Display  Set Multiplex Ratio | Description  Double byte command to select one of the contrasteps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh  A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0  A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X <sub>0</sub> =1b: Entire display ON Output ignores RAM content  A5h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel 1 in RAM: ON in display panel A7h, X[0]=1b: Inverse display 0 in RAM: OFF in display panel Set MUX ratio to N+1 MUX  N=A[5:0]: from 16MUX to 64MUX. RESET = 111111b (i.e. 63d, 64MUX) A[5:0] from 0 to 14 are invalid entry  Select external or internal IREF: A[4] = '0': Select external IREF (RESET) A[4] = '1': Enable internal IREF (RESET) A[5] = '0': Internal IREF setting: 19uA, output a maximum IREF value setting: 30uA, output a                                                                                                                                                                                                                                                                                            |

Version: 1.0

X<sub>0</sub> Set Page Start Address for Page Addressing Mode

 $\mathbf{X}_2$  $\mathbf{X}_{1}$ 

0 B0~B7

Set GDDRAM Page Start Address PAGE0~PAGE7 for Page Addressing Mode using X[2:0].

Note
(1) This command is only for page addressing mode

|      | amental      |                     |                     |                     |                     |                     |                     |                     |                     |                                         |                                                                                                                                                       |
|------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| D/C# |              |                     |                     | D5                  | D4                  | D3                  | D2                  | D1                  | $\mathbf{D0}$       | Command                                 | Description                                                                                                                                           |
| 0    | C0/C8        | 1                   | 1                   | 0                   | 0                   | X <sub>3</sub>      | 0                   | 0                   | 0                   | Set COM Output<br>Scan Direction        | C0h, X[3]=0b: normal mode (RESET) Scan from COM0 to COM[N -1] C8h, X[3]=1b: remapped mode. Scan from COM[N-1] to COM0 Where N is the Multiplex ratio. |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     | a - P. 1 - 0 m                          | 9 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                               |
| 0    | D3<br>A[5:0] | 1 *                 | 1 *                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Display Offset                      | Set vertical shift by COM from 0d~63d. The value is reset to 00h after RESET.                                                                         |
| 0    | D5           | 1                   | 1                   | 0                   | 1                   | 0                   | 1                   | 0                   | 1                   | Set Display Clock                       | A[3:0]: Define the divide ratio (D) of the display                                                                                                    |
|      | A[7:0]       | A <sub>7</sub>      | $A_6$               | A <sub>5</sub>      | A <sub>4</sub>      | $\mathbf{A}_3$      | $\mathbf{A}_2$      | $\mathbf{A}_1$      | $A_0$               | Divide<br>Ratio/Oscillator<br>Frequency | clocks (DCLK): Divide ratio= A[3:0] + 1, RESET is 0000b (divide ratio = 1)                                                                            |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | A[7:4]: Set the Oscillator Frequency, F <sub>OSC</sub> Oscillator Frequency increases with the value of A[7:4] and vice versa. RESET is 1000b.        |
| 0    | 700          |                     | 1                   | 0                   |                     | 1                   | 0                   | 0                   |                     | Cat Day allows                          | Range: 0000b-1111b. Frequency increases as setting value increases.                                                                                   |
| 0    | D9<br>A[7:0] | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 1<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | $A_0$               | Set Pre-charge<br>Period                | A[3:0]: Phase 1 period of up to 30 DCLK<br>(i.e. 2, 4, 6,30)<br>Clocks 0 is invalid entry (RESET=2h)                                                  |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | A[7:4]: Phase 2 period of up to 30 DCLK<br>(i.e. 2, 4, 6,30)<br>Clocks 0 is invalid entry (RESET=2h)                                                  |
| 0    | DA           | 1                   | 1                   | 0                   | 1                   | 1                   | 0                   | 1                   | 0                   | Set COM Pins                            | A[4]=0b, Sequential COM pin configuration                                                                                                             |
| 0    | A[5:4]       | 0                   | 0                   | $A_5$               | $A_4$               | 0                   | 0                   | 1                   | 0                   | Hardware<br>Configuration               | A[4]=1b (RESET), Alternative COM pin<br>Configuration                                                                                                 |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | A[5]=0b (RESET), Disable COM Left/Right remap<br>A[5]=1b, Enable COM Left/Right remap                                                                 |
| 0    | DB<br>A[5:4] | 1 0                 | 1 0                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 1 0                 | 0                   | 1 0                 | 1 0                 | Set V <sub>COMH</sub> select<br>Level   | Set COM select voltage level.                                                                                                                         |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | A[5:4] Hex code V COMH deselect level                                                                                                                 |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | 00b 00h ~ 0.65 x V <sub>CC</sub>                                                                                                                      |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | 01b 10h ~ 0.71 x V <sub>CC</sub>                                                                                                                      |
|      |              |                     |                     |                     |                     |                     |                     |                     |                     |                                         | 10b 20h ~ 0.77 x V <sub>CC</sub> (RESET)<br>11b 30h ~ 0.83 x V <sub>CC</sub>                                                                          |
|      | <u> </u>     |                     |                     |                     |                     |                     |                     |                     |                     |                                         |                                                                                                                                                       |
| 0    | E3           | 1                   | 1                   | 1                   | 0                   | 0                   | 0                   | 1                   | 1                   | NOP                                     | Command for no operation                                                                                                                              |
| L    | 1            | L                   | L                   | L                   |                     |                     |                     |                     |                     | I                                       |                                                                                                                                                       |

| Inter | Internal Charge Pump Command Table                        |       |   |   |   |   |       |   |       |         |                                                 |  |  |
|-------|-----------------------------------------------------------|-------|---|---|---|---|-------|---|-------|---------|-------------------------------------------------|--|--|
| D/C#  | D/C#Hex   D7   D6   D5   D4   D3   D2   D1   D0   Command |       |   |   |   |   |       |   |       | Command | Description                                     |  |  |
| 0     | 8D                                                        | 1     | 0 | 0 | 0 | 1 | 1     | 0 | 1     | Charge  | Enable / Disable internal charge pump:          |  |  |
| 0     | A[7:0]                                                    | $A_7$ | O | O | 1 | 0 | $A_2$ | 0 | $A_0$ | Pump    | A[2] = 0b, Disable charge pump (RESET)          |  |  |
|       |                                                           |       |   |   |   |   |       |   |       | Setting | A[2] = 1b, Enable charge pump during display on |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         |                                                 |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | A[7] A[0] Hex code Charge Pump Mode             |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | 0b 0b 14h 7.5V (RESET)                          |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | 1b 0b 94h 8.5V                                  |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | 1b 1b 95h 9.0V                                  |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         |                                                 |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | Note                                            |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | (1) The Charge Pump must be enabled by the      |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | following command sequence:                     |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | 8Dh; Charge Pump Setting                        |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | 14h / 94h / 95h ; Enable Charge Pump            |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | AFh; Display ON                                 |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         | Ai ii, Dispiay Oi                               |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         |                                                 |  |  |
|       |                                                           |       |   |   |   |   |       |   |       |         |                                                 |  |  |

| Comol | lling Co |    |                | abla           |                |                |                |                  |                |                   |                                                                                  |
|-------|----------|----|----------------|----------------|----------------|----------------|----------------|------------------|----------------|-------------------|----------------------------------------------------------------------------------|
|       |          | D7 |                |                | D4             | D3             | D2             | D1               | DO             | Command           | Description                                                                      |
| 0     | 26/27    | 0  | 0              | 1              | 0              | 0              | 1              | 1                | $X_0$          |                   | 26h, X[0]=0, Right Horizontal Scroll                                             |
| ő     | A[7:0]   | o  | o              | o              | o              | ő              | 0              | 0                | 0              | Horizontal Scroll |                                                                                  |
| ő     | B[2:0]   | o  | o              | ő              | o              | ő              | B <sub>2</sub> | B                | $\mathbf{B}_0$ |                   | (Horizontal scroll by 1 column)                                                  |
| 0     | C[2:0]   | 0  | 0              | ő              | o              | ő              | $C_2$          | C                | C <sub>0</sub> |                   | , , , , , , , , , , , , , , , , , , , ,                                          |
| ő     | D[2:0]   | o  | o              | ő              | o              | ő              | $D_2$          | $\mathbf{D}_{1}$ | $D_0$          |                   |                                                                                  |
| 0     | E[7:0]   | o  | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | E <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub>   | E <sub>0</sub> |                   | A[7:0]: Dummy byte (Set as 00h)                                                  |
| ő     | F[7:0]   | 0  | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F                | F <sub>0</sub> |                   |                                                                                  |
| 0     | F[7:0]   | U  | Г6             | F5             | F4             | <b>Г</b> 3     | Γ <sub>2</sub> | <b>F</b> 1       | r <sub>0</sub> |                   | B[2:0] : Define start page address                                               |
|       |          |    |                |                |                |                |                |                  |                |                   | 000b - PAGE0 011b - PAGE3 110b - PAGE6                                           |
|       |          |    |                |                |                |                |                |                  |                |                   | 001b - PAGE1 100b - PAGE4 111b - PAGE7                                           |
|       |          |    |                |                |                |                |                |                  |                |                   | 010b - PAGE2 101b - PAGE5                                                        |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | C[2:0]: Set time interval between each scroll step in                            |
|       |          |    |                |                |                |                |                |                  |                |                   | terms of frame frequency                                                         |
|       |          |    |                |                |                |                |                |                  |                |                   | 000b - 6 frames 100b - 3 frames                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | 001b – 32 frames 101b – 4 frames                                                 |
|       |          |    |                |                |                |                |                |                  |                |                   | 010b – 64 frames 110b – 5 frame                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | 011b – 128 frames 111b – 2 frame                                                 |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | Pro 01 P C 1 11                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | D[2:0] : Define end page address   000b - PAGE0   011b - PAGE3   110b - PAGE6    |
|       |          |    |                |                |                |                |                |                  |                |                   | 000b - PAGE0 011b - PAGE3 110b - PAGE6<br>001b - PAGE1 100b - PAGE4 111b - PAGE7 |
|       |          |    |                |                |                |                |                |                  |                |                   | 010b - PAGE1 100b - PAGE4 111b - PAGE7                                           |
|       |          |    |                |                |                |                |                |                  |                |                   | 010b - PAGE2 101b - PAGE5                                                        |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | E[6:0]: Define start column address (RESET = 00h)                                |
|       |          |    |                |                |                |                |                |                  |                |                   | -[0.0] 0                                                                         |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | F[6:0]: Define end column address (RESET = 7Fh)                                  |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   |                                                                                  |
|       |          |    |                |                |                |                |                |                  |                |                   | Notes:                                                                           |
|       |          |    |                |                |                |                |                |                  |                |                   | (1) The value of D[2:0] must be larger than or equal to                          |
|       |          |    |                |                |                |                |                |                  |                |                   | B[2:0]                                                                           |
|       |          |    |                |                |                |                |                |                  |                |                   | (2) The value of F[6:0] must be larger than or equal to                          |
| 1     | 1        | 1  | 1              | 1              | 1              | 1              |                |                  | 1              | 1                 | E[6:0]                                                                           |

| Scro     | lling Co | mma       | nd T  | able           |          |       |                |                  |                |                   |                                                                                |
|----------|----------|-----------|-------|----------------|----------|-------|----------------|------------------|----------------|-------------------|--------------------------------------------------------------------------------|
| D/C#     | #Hex     | <b>D7</b> | D6    | D5             | D4       | D3    | D2             | D1               | D0             | Command           | Description                                                                    |
| 0        | 29/2A    | 0         | 0     | 1              | 0        | 1     | 0              | $X_1$            | $X_0$          | Continuous        | 29h, X <sub>1</sub> X <sub>0</sub> =01b : Vertical and Right Horizontal Scroll |
| 0        | A[2:0]   | 0         | 0     | 0              | 0        | 0     | O              | 0                | $A_0$          | Vertical and      | 2Ah, X <sub>1</sub> X <sub>0</sub> =10b : Vertical and Left Horizontal Scroll  |
| 0        | B[2:0]   | 0         | 0     | 0              | 0        | 0     | $\mathbf{B}_2$ | $\mathbf{B}_1$   | $\mathbf{B}_0$ | Horizontal Scroll |                                                                                |
| 0        | C[2:0]   | 0         | 0     | 0              | 0        | 0     | $C_2$          | $C_1$            | $C_0$          | Setup             | A[0] : Set number of column scroll offset                                      |
| O        | D[2:0]   | 0         | 0     | 0              | 0        | 0     | $D_2$          | $\mathbf{D}_1$   | $D_0$          |                   | 0b No horizontal scroll                                                        |
| 0        | E[5:0]   | 0         | 0     | $E_5$          | $E_4$    | $E_3$ | $\mathbf{E}_2$ | $\mathbf{E}_{1}$ | $E_0$          |                   | 1b Horizontal scroll by 1 column                                               |
| O        | F[5:0]   | 0         | $F_6$ | F <sub>5</sub> | $F_4$    | $F_3$ | $\mathbf{F}_2$ | $\mathbf{F}_1$   | $F_0$          |                   |                                                                                |
| 0        | G[5:0]   | 0         | $G_6$ | $G_5$          | $G_4$    | $G_3$ | $G_2$          | $G_1$            | $G_0$          |                   | D[2:0] . Define start many address                                             |
|          |          |           |       |                |          |       |                |                  |                |                   | B[2:0] : Define start page address<br>000b – PAGE0 011b – PAGE3 110b – PAGE6   |
|          |          |           |       |                |          |       |                |                  |                |                   | 001b - PAGE1 100b - PAGE4 111b - PAGE7                                         |
|          |          |           |       |                |          |       |                |                  |                |                   | 010b - PAGE1 100b - PAGE4 111b - PAGE7                                         |
|          |          |           |       |                |          |       |                |                  |                |                   | C[2:0]: Set time interval between each scroll step in                          |
|          |          |           |       |                |          |       |                |                  |                |                   | terms of frame frequency                                                       |
|          |          |           |       |                |          |       |                |                  |                |                   | 000b - 6 frames 100b - 3 frames                                                |
|          |          |           |       |                |          |       |                |                  |                |                   | 001b - 32 frames 101b - 4 frames                                               |
|          |          |           |       |                |          |       |                |                  |                |                   | 010b – 64 frames 110b – 5 frame                                                |
|          |          |           |       |                |          |       |                |                  |                |                   | 011b – 128 frames 111b – 2 frame                                               |
|          |          |           |       |                |          |       |                |                  |                |                   | D[2:0] : Define end page address                                               |
|          |          |           |       |                |          |       |                |                  |                |                   | 000b – PAGE0 011b – PAGE3   110b – PAGE6                                       |
|          |          |           |       |                |          |       |                |                  |                |                   | 001b – PAGE1   100b – PAGE4   111b – PAGE7                                     |
|          |          |           |       |                |          |       |                |                  |                |                   | 010b – PAGE2   101b – PAGE5                                                    |
|          |          |           |       |                |          |       |                |                  |                |                   | E[5:0] : Vertical scrolling offset                                             |
|          |          |           |       |                |          |       |                |                  |                |                   | e.g. $E[5:0]=01h$ refer to offset =1 row                                       |
|          |          |           |       |                |          |       |                |                  |                |                   | E[5:0] = 3Fh  refer to offset  = 63  rows                                      |
|          |          |           |       |                |          |       |                |                  |                |                   | F[6:0] : Define the start column address (RESET = 00h)                         |
|          |          |           |       |                |          |       |                |                  |                |                   | G[6:0] : Define the end column address (RESET = 7Fh)                           |
|          |          |           |       |                |          |       |                |                  |                |                   | Note                                                                           |
|          |          |           |       |                |          |       |                |                  |                |                   | (1) The value of D[2:0] must be larger than or equal                           |
|          |          |           |       |                |          |       |                |                  |                |                   | to B[2:0]  The value of E[5:0] must be less than B[6:0] in                     |
|          |          |           |       |                |          |       |                |                  |                |                   | (2) The value of E[5:0] must be less than B[6:0] in A3h                        |
|          |          |           |       |                |          |       |                |                  |                |                   | (3) The value of G[6:0] must be larger than or equal                           |
|          |          |           |       |                |          |       |                |                  |                |                   | to F[6:0]                                                                      |
| <b>—</b> |          | <u> </u>  |       | 1              | <u> </u> |       | 1              | 1                | <u> </u>       |                   | to 1 [0.0]                                                                     |

| )/C# | #Hex                   | <b>D7</b>   | D6                       | D5                                    | D4                                    | D3                                    | D2                                    | D1                                    | D0                                    | Command                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|------------------------|-------------|--------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| )    | 2E                     | 0           | 0                        | 1                                     | 0                                     | 1                                     | 1                                     | 1                                     | 0                                     | Deactivate scroll          | Stop scrolling that is configured by command 26h/27h/29h/2Ah.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                        |             |                          |                                       |                                       |                                       |                                       |                                       |                                       |                            | Note (1) After sending 2Eh command to deactivate the scrolling action, the ram data needs to be rewritten.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      | 2F                     | 0           | 0                        | 1                                     | 0                                     | 1                                     | 1                                     | 1                                     | 1                                     | Activate scroll            | Start scrolling that is configured by the scrolling set commands :26h/27h/29h/2Ah with the following va sequences:                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |                        |             |                          |                                       |                                       |                                       |                                       |                                       |                                       |                            | Valid command sequence 1: 26h; 2Fh. Valid command sequence 2: 27h; 2Fh. Valid command sequence 3: 29h; 2Fh. Valid command sequence 4: 2Ah; 2Fh.                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |                        |             |                          |                                       |                                       |                                       |                                       |                                       |                                       |                            | For example, if "26h; 2Ah; 2Fh." commands are issued, the setting in the last scrolling setup commands.e. 2Ah in this case, will be executed. In other word setting in the last scrolling setup command overwrit the setting in the previous scrolling setup commands.                                                                                                                                                                                                                                                                                   |
|      | A3<br>A[5:0]<br>B[6:0] | 1<br>0<br>0 | 0<br>0<br>B <sub>6</sub> | 1<br>A <sub>5</sub><br>B <sub>5</sub> | 0<br>A <sub>4</sub><br>B <sub>4</sub> | 0<br>A <sub>3</sub><br>B <sub>3</sub> | 0<br>A <sub>2</sub><br>B <sub>2</sub> | 1<br>A <sub>1</sub><br>B <sub>1</sub> | 1<br>A <sub>0</sub><br>B <sub>0</sub> | Set Vertical Scrol<br>Area | IA[5:0]: Set No. of rows in top fixed area. The No. of rows in top fixed area is referenced to the to of the GDDRAM (i.e. row 0). [RESET = 0]                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                        |             |                          |                                       |                                       |                                       |                                       |                                       |                                       |                            | B[6:0]: Set No. of rows in scroll area. This is the number of rows to be used for vertical scrolling. The scroll area starts in the first row below the top fixed area. [RESET = 64]                                                                                                                                                                                                                                                                                                                                                                     |
|      |                        |             |                          |                                       |                                       |                                       |                                       |                                       |                                       |                            | Note  (1) A[5:0]+B[6:0] <= MUX ratio (2) B[6:0] <= MUX ratio (3a) Vertical scrolling offset (E[5:0] in 29h/2Ah) < B[6:0] (3b) Set Display Start Line (X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> of 40h~7Fh) < B[6:0] (4) The last row of the scroll area shifts to the first ro of the scroll area. (5) For 64d MUX display A[5:0] = 0, B[6:0]=64 : whole area scrolls A[5:0] = 0, B[6:0] < 64 : top area scrolls A[5:0] + B[6:0] < 64 : central area scrolls A[5:0] + B[6:0] = 64 : bottom area scrolls |

# **Product Specification**

| Adva   | nce Gr     | aphi | c Cor | nmar                | nd Ta   | ble                 |                     |         |                     |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|------------|------|-------|---------------------|---------|---------------------|---------------------|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D/C#   | Hex        | Ď7   | D6    | <b>D</b> 5          | D4      | D3                  | D2                  | D1      | D0                  | Command                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0<br>0 | A[5:0]     | 0 *  | 0 *   | 1<br>A <sub>5</sub> | 0<br>A4 | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>Aı | 1 A <sub>0</sub>    | Command<br>Set Fade<br>Out and<br>Blinking                                                                                                                                                                        | A[5:4] = 00b Disable Fade Out / Blinking Mode[RESET]  A[5:4] = 10b Enable Fade Out mode.  Once Fade Out mode is enabled, contrast decrease gradually to all pixels OFF. Output follows RAM content when Fade mode is disabled.  A[5:4] = 11b Enable Blinking mode.  Once Blinking mode is enabled, contrast decrease gradually to all pixels OFF and then contrast increase gradually to normal display. This process loop continuously until the Blinking mode is disabled.  A[3:0] : Set time interval for each fade step  A[3:0]   Time interval for each fade step  O000b   8 Frames  O010b   24 Frames |
| 0      | D6<br>A[0] | 1 *  | 1 *   | 0 *                 | 1 *     | 0 *                 | 1 *                 | 1 *     | 0<br>A <sub>0</sub> | Set Zoom In A[0] = 0b Disable Zoom in Mode [RESET]  A[0] = 1b Enable Zoom in Mode  Note  1) The panel must be in alternative COM pin configuration (command DAh A[4] = 1)  2) Refer to section 1.4.2 for details. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Note
(1) "\*" stands for "Don't care".

### 9. FUNCTIONAL SPECIFICATION

### 9.1 Commands

Refer to the Technical Manual for the SSD1306

### 9.2 Power down and Power up Sequence

To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation.

### 9.2.1 Power up Sequence:

- Power up V<sub>DD</sub>
- 2. Send Display off command
- 3. Initialization
- 4. Clear Screen
- 5. Power up V<sub>CC</sub>/ V<sub>BAT</sub>
- Delay 100ms (When V<sub>CC</sub> is stable)
- 7. Send Display on command



- 1. Send Display off command
- Power down V<sub>CC</sub> / V<sub>BAT</sub>
- Delay 100ms (When V<sub>CC</sub> / V<sub>BAT</sub> is reach 0 and panel is completely discharges)
- 4. Power down VDD





### Note 13:

- Since an ESD protection circuit is connected between V<sub>DD</sub> and V<sub>CC</sub> inside the driver IC, V<sub>CC</sub> becomes lower than V<sub>DD</sub> whenever V<sub>DD</sub> is ON and V<sub>CC</sub> is OFF.
- V<sub>CC</sub> / V<sub>BAT</sub> should be kept float (disable) when it is OFF.
- Power Pins (V<sub>DD</sub>, V<sub>CC</sub>, V<sub>BAT</sub>) can never be pulled to ground under any circumstance.
- 4) VDD should not be power down before VCC / VBAT power down.

### 9.3 Reset Circuit

When RES# input is low, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 128×64 Display Mode
- Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h)
- 4. Shift register data clear in serial interface
- Display start line is set at display RAM address 0
- 6. Column address counter is set at 0
- 7. Normal scan direction of the COM outputs
- 8. Contrast control register is set at 7Fh
- 9. Normal display mode (Equivalent to A4h command)

### 9.4 Actual Application Example



If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function.

### <Power down Sequence> Power Stabilized Normal Operation VDD/VBAT off State (100ms Delay Recommended) Power down V<sub>BAT</sub> Set Display Off 0xAE (50ms Delay Recommended) Set Charge Pump Power down V<sub>DD</sub> 0x8D, 0x10 <Entering Sleep Mode> Set Charge Pump Normal Operation Sleep Mode 0x8D, 0x10 Set Display Off Power down V<sub>BAT</sub> 0xAE <Exiting Sleep Mode> Set Charge Pump Power Stabilized Sleep Mode 0x8D, 0x14 (100ms Delay Recommended) Power up V<sub>BAT</sub> Set Display On Normal Operation 0xAF (100ms Delay Recommended)

### 10. MODULE ACCEPT QUALITY LEVEL (AQL)

10.1 AQL Standard Value: Critical Defect =0.1, Major Defect=0.65; Minor Defect =2.5.
10.2 Inspection Standard: MIL-STD-105E Table Normal Inspection Single Sampling Level II

### 11. RELIABILITY TEST.

### 11.1 Contents of Reliability Tests

| Item                                | Conditions                               | Criteria                        |  |
|-------------------------------------|------------------------------------------|---------------------------------|--|
| High Temperature Operation          | 70°C, 240 hrs                            |                                 |  |
| Low Temperature Operation           | -40°C, 240 hrs                           |                                 |  |
| High Temperature Storage            | 85°C, 240 hrs                            | The operational functions work. |  |
| Low Temperature Storage             | -40°C, 240 hrs                           |                                 |  |
| High Temperature/Humidity Operation | 60°C, 90% RH, 120 hrs                    |                                 |  |
| Thermal Shock                       | -40°C ⇔ 85°C, 24 cycles<br>60 mins dwell |                                 |  |

<sup>\*</sup> The samples used for the above tests do not include polarizer.

### 11.2 Failure Check Standard

After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at  $23\pm5^{\circ}$ C;  $55\pm15^{\circ}$  RH.

### 12. QUALITY DESCRIPTION & APPLICTION NOTE

Please refer to "General Inspection Criteria" document.

<sup>\*</sup> No moisture condensation is observed during tests.